### SN74LS224A **16** imes **4 SYNCHRONOUS FIRST-IN, FIRST-OUT MEMORY** WITH 3-STATE OUTPUTS SDLS023B - JANUARY 1991 - REVISED APRIL 1998 #### description The SN74LS224A 64-bit, low-power Schottky memory is organized as 16 words by 4 bits each. It can be expanded in multiples of 15m + 1 words or 4n bits or both (where n is the number of packages in the vertical array and m is the number of packages in the horizontal array); however, some external gating is required. For longer words the input ready (IR) signals of the first-rank packages and output ready (OR) signals of the last-rank packages must be ANDed for proper synchronization. A first-in, first-out (FIFO) memory is a storage device that allows data to be written to and read from its array at independent data rates. These FIFOs are designed to process data at rates up to 10 MHz in a bit-parallel format, word by word. Data is written into memory on a low-to-high transition of load-clock (LDCK) and is read out on a low-to-high transition of unload-clock (UNCK). The memory is full when the number of words clocked in exceeds the number of words clocked out by 16. When the memory is full, LDCK signals have no effect on the data residing in memory. When the memory is empty, UNCK signals have no effect. Status of the FIFO memory is monitored by the IR and OR flags that indicate not-full and not-empty conditions. IR is high only when the memory is not full and the LDCK is low. OR is high only when the memory is not empty and UNCK is high. A low level on the clear $(\overline{CLR})$ input resets the internal stack-control pointers and also sets IR high and OR low to indicate that old data remaining at the data outputs is invalid. Data outputs are noninverting with respect to the data inputs and are at high impedance when the output-enable (OE) input is low. OE does not affect the IR and OR outputs. The SN74LS224A is characterized for operation from 0°C to 70°C. Packaged in Standard Plastic 300-mil DIPs Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # SN74LS224A $16 \times 4$ SYNCHRONOUS FIRST-IN, FIRST-OUT MEMORY WITH 3-STATE OUTPUTS SDLS023B - JANUARY 1991 - REVISED APRIL 1998 ## logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Standard 91-1984 and IEC Publication 617-12. This symbol is functionally accurate but does not show the details of implementation; for these, see the logic diagram. The symbol represents the memory as if it were controlled by a single counter whose content is the number of words stored at the time. Output data is invalid when the counter content (CT) is 0. SDLS023B - JANUARY 1991 - REVISED APRIL 1998 # logic diagram (positive logic) #### SDLS023B - JANUARY 1991 - REVISED APRIL 1998 ### schematics of inputs and outputs SDLS023B - JANUARY 1991 - REVISED APRIL 1998 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | | |---------------------------------------------------------|--| | Input voltage range, V <sub>1</sub> | | | Off-state output voltage range, VO | | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | | | Storage temperature range, T <sub>stq</sub> | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltage values are with respect to GND. #### recommended operating conditions (see Note 3) | | | | MIN | NOM | MAX | UNIT | |-----------------------------------------------|-------------------------------------------|-----------|------|-----|------|------| | V <sub>CC</sub> Supply voltage | | | 4.75 | 5 | 5.25 | ٧ | | V <sub>IH</sub> | V <sub>IH</sub> High-level input voltage | | | | | ٧ | | V <sub>IL</sub> | Low-level input voltage | | | | 0.8 | ٧ | | ЮН | High-level output current | Q outputs | | | -2.6 | mA | | | | IR, OR | | | -0.4 | | | loL | Low-level output current Q outputs IR, OR | Q outputs | | | 24 | ^ | | | | IR, OR | | | 8 | mA | | T <sub>A</sub> Operating free-air temperature | | 0 | | 70 | °C | | NOTE 3: To ensure proper operation of this high-speed FIFO device, it is necessary to provide a clean signal to the LDCK and UNCK clock inputs. Any excessive noise or glitching on the clock inputs that violates the V<sub>IL</sub>, V<sub>IH</sub>, or minimum pulse-duration limits can cause a false clock or improper operation of the internal read and write pointers. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero. # SN74LS224A $16 \times 4$ SYNCHRONOUS FIRST-IN, FIRST-OUT MEMORY WITH 3-STATE OUTDUITS SDLS023B - JANUARY 1991 - REVISED APRIL 1998 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIONS | | TYP | MAX | UNIT | | |------------------|---------------------------------|--------------------------------|----------------------------|-----|------|------|----------|--| | VIK | | V <sub>CC</sub> = 4.75 V, | I <sub>I</sub> = -18 mA | | | -1.5 | ٧ | | | VOH | Q outputs | $V_{CC} = 4.75 V$ , | I <sub>OH</sub> = -2.6 mA | 2.4 | 3.4 | | ٧ | | | | IR, OR | $V_{CC} = 4.75 V$ , | $I_{OH} = -0.4 \text{ mA}$ | 2.7 | 3.4 | | | | | | Q outputs | | $I_{OL} = 12 \text{ mA}$ | | 0.25 | 0.4 | | | | VOL | Qoulpuis | V <sub>CC</sub> = 4.75 V | I <sub>OL</sub> = 24 mA | | 0.35 | 0.5 | v | | | VOL | IR, OR V <sub>CC</sub> = 4.7 | Voc - 4 75 V | I <sub>OL</sub> = 4 mA | | 0.25 | 0.4 | <b>↓</b> | | | | | R, OR V <sub>CC</sub> = 4.75 V | I <sub>OL</sub> = 8 mA | | 0.35 | 0.5 | | | | lozh | Q outputs | V <sub>CC</sub> = 5.25 V, | $V_{O} = 2.7 \text{ V}$ | | | 20 | μΑ | | | lozL | Q outputs | V <sub>CC</sub> = 5.25 V, | $V_{O} = 0.4 \text{ V}$ | | | -20 | μΑ | | | Ц | | $V_{CC} = 5.25 \text{ V},$ | V <sub>I</sub> = 7 V | | | 0.1 | mA | | | lіН | | $V_{CC} = 5.25 \text{ V},$ | $V_{I} = 2.7 \text{ V}$ | | | 20 | μΑ | | | IIL | | V <sub>CC</sub> = 5.25 V, | V <sub>I</sub> = 0.4 V | | | -0.4 | mA | | | . 4 | Q outputs | V F 0F V | | -30 | -30 | -130 | A | | | los <sup>‡</sup> | IR, OR V <sub>CC</sub> = 5.25 V | | -20 | | -100 | mA | | | | | - | | Outputs high | | 84 | 135 | | | | ICC | V <sub>CC</sub> = 5.25 V | Outputs low | | 87 | 155 | mA | | | | | | | Outputs disabled | | 89 | 155 | | | <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . ## timing requirements over recommended operating conditions (see Note 3 and Figure 1) | | | | MIN | NOM | MAX | UNIT | |--------------------|----------------|--------------------|-----|-----|------------------|------| | t <sub>w</sub> Pul | Pulse duration | LDCK high | 60 | | | | | | | LDCK low | 15 | | | | | | | UNCK low | 30 | | | ns | | | | UNCK high | 30 | | | | | | | CLR low | 20 | | | | | t <sub>su</sub> | Setup time | Data to LDCK↓ | 50 | | | | | | | LDCK↓ before UNCK↓ | 50 | | | ns | | | | UNCK↑ before LDCK↑ | 50 | | | | | th | Hold time | Data from LDCK↓ | 10 | | , and the second | ns | NOTE 3: To ensure proper operation of this high-speed FIFO device, it is necessary to provide a clean signal to the LDCK and UNCK clock inputs. Any excessive noise or glitching on the clock inputs that violates the V<sub>IL</sub>, V<sub>IH</sub>, or minimum pulse-duration limits can cause a false clock or improper operation of the internal read and write pointers. <sup>‡</sup> Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second. # SN74LS224A 16 × 4 SYNCHRONOUS FIRST-IN, FIRST-OUT MEMORY WITH 3-STATE OUTPUTS SDLS023B – JANUARY 1991 – REVISED APRIL 1998 # switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST<br>CONDITIONS | ТҮР | MAX | UNIT | | |------------------|-------------------|---------------------|-------------------------------------|------------------------------|-----|------|----| | t <sub>PLH</sub> | IRE↑ | IR F | $R_L = 2 k\Omega$ , $C_L = 15 pF$ | N/A | N/A | | | | t <sub>PHL</sub> | IRE↓ | | | N/A | N/A | ns | | | t <sub>PLH</sub> | ORE↑ | OR I | $R_L = 2 k\Omega$ , $C_L = 15 pF$ | N/A | N/A | | | | t <sub>PHL</sub> | ORE↓ | | $ L = 2 K S Z, \qquad C L = 15 pr$ | N/A | N/A | ns | | | <sup>†</sup> PLH | LDCK↓ | IR | D. 240 C. 15 p. | 25 | 40 | ns | | | †PHL | LDCK↑ | in in | $R_L = 2 k\Omega$ , $C_L = 15 pf$ | 36 | 50 | | | | t <sub>PLH</sub> | LDCK↓ | OR | $R_L = 2 k\Omega$ , $C_L = 15 pf$ | 48 | 70 | ns | | | †PLH | UNCK <sup>↑</sup> | OR I | D. 040 C. 15-1 | _ 29 | 45 | ns | | | †PHL | UNCK↓ | | $R_L = 2 k\Omega$ , $C_L = 15 pf$ | 28 | 45 | | | | †PLH | UNCK1 | IR | $R_L = 2 k\Omega$ , $C_L = 15 pf$ | 49 | 70 | ns | | | †PLH | 0.5 | IR D: 31/O C: 15 pE | _ 36 | 55 | | | | | t <sub>PHL</sub> | CLR↓ | OR | $R_L = 2 k\Omega$ , $C_L = 15 pf$ | _ 13 pi 25 | 40 | ns | | | tPHL | LDCK↓ | Q | $R_L = 667 \Omega$ , $C_L = 45 pf$ | 34 | 50 | ns | | | †PLH | ov↑ | 0 | D: 007.0 C: 451 | _ 54 | 80 | | | | t <sub>PHL</sub> | UNCK↑ | Q | $R_L = 667 \Omega$ , $C_L = 45 pF$ | 45 | 70 | ns | | | †PZL | <b>2</b> F↑ | | D: 007.0 C: 451 | _ 22 | 35 | | | | <sup>t</sup> PZH | OE↑ | Q | $R_L = 667 \Omega$ , $C_L = 45 p$ | Ω n <sub>L</sub> = 667 52, | 21 | 35 | ns | | t <sub>PLZ</sub> | OE↓ | | D. 667.0 C. E | 16 | 30 | ns | | | t <sub>PHZ</sub> | ] | Q | $R_L = 667 \Omega$ , $C_L = 5 pF$ | 18 | 30 | ns | | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. **VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES - C. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_r <$ 15 ns, $t_f <$ 6 ns, $Z_O \approx$ 50 $\Omega$ . - D. All diodes are 1N916 or 1N3064. **VOLTAGE WAVEFORMS** **ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS** E. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright @ 1998, Texas Instruments Incorporated